# Fast Cholesky factorization on GPUs for batch and native modes in MAGMA 

Ahmad Abdelfattah ${ }^{\mathrm{a}, *}$, Azzam Haidar ${ }^{\mathrm{a}}$, Stanimire Tomov ${ }^{\text {a }}$, Jack Dongarra ${ }^{\mathrm{a}, \mathrm{b}, \mathrm{c}}$<br>a Innovative Computing Laboratory, University of Tennessee, Knoxville, USA<br>${ }^{\mathrm{b}}$ Oak Ridge National Laboratory, Oak Ridge, USA<br>${ }^{\text {c }}$ University of Manchester, UK

## A R T I C L E I N F O

## Article history:

Received 16 September 2016
Received in revised form 24 November 2016
Accepted 24 December 2016
Available online 31 December 2016

## Keywords:

GPU computing
Cholesky factorization
Batched execution


#### Abstract

This paper presents a GPU-accelerated Cholesky factorization for two different modes of operation. The first one is the batch mode, where many independent factorizations on small matrices can be performed concurrently. This mode supports fixed size and variable size problems, and is found in many scientific applications. The second mode is the native mode, where one factorization is performed on a large matrix without any CPU involvement, which allows the CPU do other useful work. We show that, despite the different workloads, both modes of operation share a common code-base that uses the GPU only. We also show that the developed routines achieve significant speedups against a multicore CPU using the MKL library, and against a GPU implementation by cuSOLVER. This work is part of the MAGMA library.


 Published by Elsevier B.V.
## 1. Introduction

High performance solutions of many small independent problems are crucial to many scientific applications, including astrophysics [1], quantum chemistry [2], metabolic networks [3], CFD and resulting PDEs through direct and multifrontal solvers [4,5], high-order FEM schemes for hydrodynamics [6], directiterative preconditioned solvers [7], image [8] and signal processing [9]. The lack of parallelism in each of the small problems drives researchers to take advantage of the mutual independence among these problems, and develop specialized software that groups the computation into a single batched routine. Such software is relatively easy to develop for multicore CPUs using the existing optimized sequential vendor libraries as building blocks. For example, considering Intel CPUs, a combination of the MKL library and OpenMP (scheduling individual cores dynamically across the input problems) usually achieves a very high performance, since most of the computation can be performed through the fast CPU cache. However, the same technique cannot be used for GPUs, fundamentally due to the lack of large caches.

On the other hand, there is a need to develop factorizations and linear system solvers that work entirely on the GPU, with no
computational work submitted to the CPU. We call this mode of operation the native mode. Native execution on the GPU would allow the CPU to do other useful work. It can also be used in power sensitive environments, or in embedded systems with relatively slow CPUs, such as the Tegra mobile processors.

While MAGMA [10] provides high performance LAPACK functionality on GPUs, most of the MAGMA routines are hybrid. This means that both the CPU and the GPU are engaged in performing the computation. This technique is proved to achieve very high performance on large problems [11]. However, it cannot be used efficiently to solve a batch of small problems due to the prohibitive cost that CPU-GPU communications will have for small problems. It cannot be used either in systems with low-end CPUs, or when the CPU is required to do other work. In general, we need a different design approach that uses the GPU only.

This paper presents a high performance Cholesky factorization that can run entirely on the GPU. We discuss two modes of operations. The first is the batch ${ }^{1}$ mode, where many small independent problems, of the same size or different sizes, are factorized concurrently. We extend the work presented in this direction [12], by showing a design that works for any size, not only those sizes where the panel fits into the GPU shared memory. The second mode of operation is called the native mode, where one large matrix is factorized using the GPU only. We show that the developed

[^0][^1]

Fig. 1. Decision flowchart for modes of operations in MAGMA.
software for both modes share a common code-base while achieving high performance. Eventually, with this work integrated into the MAGMA library, we provide various choices to perform the factorization efficiently according to the different situations summarized in Fig. 1.

The paper starts by progressive optimization and tuning for the batched mode where all problems have the same size. We then proceed with the best configuration for fixed size problems and extend it to support variable size problems. The native mode is realized by using the same code base with different tuning parameters to work on one large problem at a time. We show experimental results that demonstrate the performance of the proposed routines against state-of-the-art CPU and GPU solutions.

The rest of the paper is organized as follows. Section 2 discusses some previous efforts in GPU-accelerated matrix factorizations, with a focus on batched routines. Different modes of operation are discussed in Section 3. Section 4 presents a detailed description of the design approach, In Section 5, we discuss the obtained performance results. The paper ends with a conclusion in Section 6

## 2. Related work

Since the emergence of general purpose GPU computing (GPGPU), performance optimization of matrix factorization algorithms on GPUs has been a trending research topic. The hybrid algorithms in MAGMA represent the state-of-the-art in this area, where GPUs significantly accelerate the compute-intensive trailing updates $[13,14]$, and the CPU, in the meantime, prepares the next panel factorization [11]. It has been shown, however, that such an algorithmic design is not suitable for batched workloads [15], mainly due to the lack of parallelism in trailing matrix updates. This led to some research efforts that deal with small matrix computations on GPUs. Small LU factorizations were investigated by Villa et al. [16,17] (for size up to 128), and Wainwright [18] (for sizes up to 32). Batch one-sided factorizations have been the focus of some research efforts, including Cholesky factorization [19,20], and LU and QR factor factorizations [21-23]. Some contributions focus on very small matrices, where all the computational stages
are fused and performed by a single thread block (TB), as proposed in [20,12,24].

The authors of this paper introduced variable size batched matrix multiplication (GEMM) [25] as a first step to develop LAPACK algorithms on variable size batched workloads. In addition, the work done by the authors [12] presented optimized batched Cholesky factorization that had a limitation on the matrix sizes it could operate on. In fact, the kernel design proposed in [12] requires a dynamic shared memory allocation that is a function of the matrix size, meaning that it cannot work on any size. This paper extends such work and provides a design that can work on any matrix size, while supporting batches of fixed and variable sizes. It also uses the same code-base to develop native GPU factorization on very large matrices. We also show that the performance of the developed work is portable to three different GPU architectures, achieving high performance in all scenarios.

## 3. Modes of operation

As mentioned earlier, we are designing a full GPU solution that can operate in two modes. We set a design goal to have a unified code base for both modes. As an example, Fig. 2 shows the modes of operation for the Рот£2 algorithm, which is used to perform the Cholesky panel factorization. A code base, written using CUDA device routines, represents the core operation for one matrix. Such a code base is oblivious to any tuning parameters, which are defined later for each mode. The device routines are then wrapped into three CUDA kernels as shown in the figure. The native mode is the simplest, as it considers only one problem. The kernel passes theinput arguments directly to the device routine, with no prepro-

| potf2_native | potf2_batched |
| :--- | :--- |
| - Read arguments potf2_vbatched <br> - Determine batchid <br> - Read local arguments <br> - Determine batchid <br> - Read local arguments <br> - ETM: terminate extra <br> TBs  | potf2 CODE BASE <br> (CUDA device routine) |

Fig. 2. Modes of operations for the POTF2 routine.
cessing required.
The batched mode requires some preprocessing. The potf2_batched kernel is used for fixed size batched problems. It is internally organized into a number of subgrids, each with a unique batchid. The batchid is used to map a certain matrix to a specific subgrid. The kernel reads the local input arguments of the assigned problem and passes them to the device routine. On the other hand, the variable size batched routine (potf2_vbatched) assumes that each matrix has a different size and leading dimension. The kernel is configured according to the largest matrix in the batch, which means that all subgrids can accommodate this matrix. An extra preprocessing step called early termination mechanism (ETM) [25,12] trims each subgrid according to the local size of the assigned problem. Since the configuration of every subgrid reflects the size of the largest matrix, there exist some TBs that would do no useful work for smaller matrices. The role of an ETM is to read the size of the assigned problem and compute the correct subgrid configuration for the assigned problem. Based on the correct configuration, ETMs can detect and terminate TBs that are not needed for the assigned problem. Each subgrid launches a preprocessing ETM before any computation takes place. This step is necessary to avoid any runtime failures or memory access violations. After trimming subgrids, the kernel normally passes the local input arguments to the device routine to start the execution. We use the same approach in Fig. 2 for all other building block routines discussed in this paper.

## 4. Algorithmic design

This section describes the design details for Cholesky factorization in both batched and native modes. Our starting point is to have a high performance design and implementation for fixed size batched workloads. Such a design can then be ported easily to support variable size batched workloads, as well as the native mode for large matrices.

### 4.1. Overall design

Fig. 3 shows the overall design for the Cholesky factorization algorithm. The three main computational stages of the algorithm are the Cholesky panel factorization (POTF2), the triangular solve (TRSM), and the Hermitian rank-k update (HERK). The right side of the figure is the conventional way of performing the computation as three separate BLAS kernels, each of which is launched by the CPU. However, if the matrix size ( N ) is less than a threshold ( C ), then we use the recursive POTF2 routine to perform the entire factorization. The recursive POTF2 routine is internally blocked to make use of level-3 BLAS operations, and thus achieve high performance (left side of the figure). It consists of three stages (unblocked POTF2, TRSM, and HERK) that are fused together into a single kernel. The fusion of these routines helps save global memory traffic and


Fig. 3. Overall design of the Cholesky factorization algorithm.
reuse data in shared memory across the computational stages, which gives a big performance advantage for very small matrices. The recursive POTF2 routine serves the panel factorization step on the right side of the figure if the matrix size is larger than $c$.

The recursive POTF2 routine is probably the most important routine in Fig. 3. This is because it is used solely in the batched mode to perform the factorization on small matrices. In the native mode, it replaces the panel factorization done by the multicore CPU. Therefore, it has to be well optimized in order to deliver the best performance in the batched mode, and to introduce a minimum overhead to the execution time in the native mode. This is why we focus more on the design details of POTF2 in the following subsections. The other routines (TRSM and HERK) are simpler to optimize due to their reliance on our batched GEMM kernel [25].

### 4.2. Cholesky panel factorization (POTF2)

Previous studies [22,12] showed that an efficient panel factorization of an $N \times N$ matrix should be recursively blocked, as shown in Fig. 3, in order to use the fused level-3 BLAS routines instead of the memory-bound level-2 BLAS operations. For example, thanks to the recursive blocking in Fig. 3, trailing matrix updates inside the recursive POTF2 routine use the HERK operation instead of the memory-bound Hermitian rank 1 update (the HER routine in level-2 BLAS). In addition, blocking at the kernel level follows a leftlooking Cholesky factorization, with a blocking size ib, as shown in Algorithm 1, which is known to minimize data writes (in this case from GPU shared memory to GPU main memory).

Algorithm 1. The left looking fashion.

$$
\begin{aligned}
& \mathrm{rAk} \leftarrow A_{(i: \mathrm{N}, 0: 1 \mathrm{~b})} ; \mathrm{rC} \leftarrow 0 ; \\
& \text { for } k \leftarrow 0 \text { to } N-i \text { Step } l b \text { do } \\
& \qquad \begin{array}{l}
\mathrm{rAkk} \leftarrow \mathrm{rAk} ; \\
\mathrm{sB} \leftarrow \mathrm{rAk}_{(i: 1 \mathrm{~b}, k: k+l \mathrm{~b})} / / \text { inplace transpose; } \\
\mathrm{barrier}() ; \\
\mathrm{rAk} \leftarrow A_{(i: \mathrm{N}, k+1 \mathrm{~b}: k+2 \mathrm{lb})} / / \text { prefetching; } \\
\mathrm{rC} \leftarrow \mathrm{rC}+\mathrm{rAkk} \times \mathrm{sB} / / \text { multiplying; } \\
\operatorname{barrier}() ;
\end{array}
\end{aligned}
$$

end
$\mathrm{sC} \leftarrow \mathrm{rA} 1-\mathrm{rC} ;$
factorize sC;

### 4.2.1. Kernel optimization

Using a left-looking Cholesky algorithm, the update writes a panel of size $\mathrm{Np} \times \mathrm{i}$ b in the fast shared memory instead of the main memory, so that the unblocked POTF2 stage can execute directly in shared memory. Note that Np and ib control the amount of the required shared memory. According to Fig. 3, if the size of the input matrix $N$ is less than $C$, then we simply set $N \mathrm{~N}=\mathrm{N}$ and perform the entire factorization using the recursive POTF2 routine. Otherwise, (if $N$ is too large), we use the non-fused approach and call the factorization kernel on a submatrix whose size Np is less than C .

We developed an optimized and customized fused kernel that first performs the update (HERK), and keeps the updated panel in shared memory to be used by the unblocked POTF2 and the TRSM steps. The kernel uses one TB per matrix, which is configured as a 1D array of threads. The threshold C shown in Fig. 3 ensures that the kernel does not violate any resource constraints defined by the hardware.

The cost of the left looking algorithm is dominated by the update step (HERK). The panel C, shown in Fig. 4, is updated as $C=C-A \times B^{T}$. Since the recursive POTF2 kernel works on relatively small matrices,


Fig. 4. Left-looking Cholesky factorization.
the memory bandwidth becomes a bottleneck during the update. We adopt a data prefetching technique in Algorithm 2, which uses the double buffers rak and rakk to hide the overhead imposed by the memory bandwidth during computation. The update is done in steps of 1 b . For clarity, we prefix the data array by " r " and " s " to denote register and shared memory, respectively. We prefetch data from A into register a array rak while a multiplication is being performed between register array $r A k k$ and the array sB stored in shared memory. Since the matrix $B$ is the shaded portion of $A$, our kernel avoids reading it from the global memory and transposes into the shared memory array sb. Once the update is finished, the factorization (POTF2 and TRSM) is performed as one operation on the panel C , held in shared memory.

Algorithm 2. The fused kernel correspond to one iteration of Algorithm 1.

$$
\begin{aligned}
& \text { for } i \leftarrow 0 \text { to } N \text { Step } i b \text { do } \\
& \text { if }(i>0) \text { then } \\
& \text { // Update current panel } \mathbf{A}_{\mathbf{i}: \mathbf{N}, \mathbf{i : i + i b}} \\
& \text { HERK } A_{i: i+i b, i: i+i b}=A_{i: i+i b, i: i+i b}-A_{i: i+i b, 0: i} \times A_{i: i+i b, 0: i}^{T} \text {; } \\
& \text { GEMM } A_{i+i b: N, i: i+i b}=A_{i+i b: N, i: i+i b}-A_{i+i b: N, 0: i} \times A_{i: i+i b, 0: i}^{T} ;
\end{aligned}
$$

end
// Panel factorize $\mathbf{A}_{\mathbf{i}: \mathbf{N}, \mathbf{i}: \mathbf{i}+\mathbf{i b}}$
POTF2 $A_{i: i+i b, i: i+i b}$;
$\operatorname{TRSM} A_{i+i b: N, i: i+i b}=A_{i+i b: N, i: i+i b} \times A_{i: i+i b, i: i+i b}^{-1} ;$
end

### 4.2.2. Loop-inclusive vs. loop-exclusive kernels

In addition of fusing the computational steps of a single iteration in Algorithm 1, another level of fusion is to merge all iterations together into one GPU kernel. The motivation behind the loop-inclusive design is to maximize the reuse of data, not only in the computation of a single iteration, but also among iterations. For example, the factorized panel of iteration $i-1$ (which is in shared memory) can be reused to update the panel of iteration $i$, which means replacing the load from slow memory of the last blue block of A (illustrated in Fig. 4) by directly accessing it from fast shared memory. However, such a design has a downside regarding occupancy, in terms of the number of factorizations that can be performed on a single streaming multiprocessor (SM). A loop-inclusive kernel should be configured based on the tallest sub-panel (i.e., based on the size $N$ ). As we execute more iterations of Algorithm 1, more threads become idle and more of the reserved shared memory becomes unused. In other words, the kernel runs entirely on the occupancy level defined by the resource requirements of the first iteration.


Fig. 5. Performance tuning of loop-inclusive(inc) and loop-exclusive(exc) kernels on a K40c GPU, batchCount $=3000$. The value of $i b$ is shown between brackets. Results are shown for double precision.

The analysis of the occupancy and the throughput of the loop-fusion technique motivated the development of a more occupancy-oriented design, which we call the loop-exclusive kernel. In this regard, each iteration of Algorithm 1 corresponds to a kernel launch that has the exact resources required by this iteration, with no idle threads and no waste in shared memory. While this design leads to reloading the previous panel from the main memory, such extra cost is alleviated thanks to the double buffering technique in the update step. We conducted a tuning experiment for both kernels. The results, summarized in Fig. 5, prove that the loop-exclusive approach tends to help the CUDA runtime increase the throughput of the factorized matrices during execution by increasing the occupancy at the SMs' level.

### 4.2.3. Greedy vs. lazy scheduling for pot $f 2$ _vbatched

Following a loop-exclusive design, the potf2_vbatched kernel is called as many times as required by the largest matrix in the batch. In this regard, there is a degree of freedom in determining when to start the factorization for smaller matrices. We present two different techniques for scheduling those factorizations. These techniques control when a factorization should start for every matrix in the batch. The first one is called greedy scheduling, where the factorization begins on all matrices at the first iteration. Once a matrix is fully factorized, the thread block (TB) assigned to it in the following iterations becomes idle and is terminated using the ETM technique. With greedy scheduling, completion of factorizations on individual matrices occurs at different iterations. A drawback of this technique is that smaller matrices are factorized alongside larger matrices in the same iteration. Since the shared memory allocation has to accommodate the tallest subpanel, greedy scheduling results in wasted shared memory for smaller subpanels, which in turn results in low occupancy. The downside of greedy scheduling motivated the design of the opposite technique, which we call lazy scheduling. Individual factorizations start at different iterations, such that they all finish at the last iteration. At each iteration, lazy scheduling considers only matrices with local sizes within the range max_N - i to max_N -i+ib, and ignores other matrices using ETMs. As a result, the resource allocation per iterations (number of threads and shared memory) is closest to the optimal configuration. In other words, lazy scheduling technique always ensures better occupancy than greedy scheduling, and is in fact more robust to the variations of sizes in the batch.

Fig. 6 shows a performance robustness test for the greedy and the lazy scheduling techniques. We conducted performance tests on 3000 matrices, with a mean size of 384 and a variation of $\pm r$, so that the interval $(384 \pm r)$ is randomly sampled 3000 times to construct the batch. The figure shows that if the variation is small, both


Fig. 6. Performance robustness test of greedy and lazy scheduling techniques on a K40c GPU, batchCount $=3000$. Sizes are randomly sampled within the $(384 \pm r)$ interval. Results are shown for double precision.
scheduling techniques score roughly the same performance. However, as we increase $r$, the greedy scheduling loses performance due to the larger variation in sizes, which causes bad occupancy. In fact, greedy scheduling loses up to $25 \%$ of its performance, making the lazy scheduling technique up to $40 \%$ faster and capable of maintaining a stable performance regardless of the size variations.

Fig. 7 shows why the lazy scheduling technique achieves a better performance than the greedy technique. We conducted a profiling experiment on 3000 matrices whose sizes are randomly sampled within the interval ( $384 \pm r$ ), where $r=200$. We used the NVIDIA profiling tool (nvprof) to collect the achieved occupancy for every kernel launch of both techniques. The achieved occupancy is defined as the ratio of the average active warps per active cycle to the maximum number of warps supported on a multiprocessor. Each technique launches its kernel 73 times, which correspond to the maximum size (584) divided by the blocking size (8). Fig. 7a shows a trace of the achieved occupancy as it changes over time, where we observe higher occupancy by the lazy technique over the greedy technique. We observe a decreasing occupancy for the lazy technique at the beginning before it jumps over $35 \%$. This jump corresponds to the first kernel launch that requires shared memory $\leq 24 \mathrm{~KB}$, which is less than half the shared memory available per SM. This actually allows the CUDA runtime to execute 2 TBs per SM, thus boosting occupancy from $18.7 \%$ to $37.1 \%$. Similar behaviors are
observed whenever the amount of shared memory required per TB goes below $16 \mathrm{~KB}, 12 \mathrm{~KB}, 8 \mathrm{~KB}$, and so on. On the other hand, the greedy technique has a similar behavior, but it is difficult to trace due to the overhead of non-optimal shared memory configuration, which leads to a longer execution time, and so lower occupancy. Fig. 7b shows the weighted arithmetic mean of the 73 launches, where the overall occupancy of the lazy technique is $85 \%$ higher than the greedy technique.

The discussion of different scheduling techniques do not apply to the TRSM and HERK routines. Unlike the pot $£ 2$ _vbatched kernel which uses dynamic shared memory allocation based on the max $\_$N, both routines use static shared memory allocations based on tuning parameters rather than the input sizes. Therefore, their occupancy are controlled by the tuning parameters, and are minimally affected by size variations.

### 4.3. Triangular solve (TRSM)

The TR.SM routine starts by inverting square diagonal blocks of size tri_nb in the triangular matrix, followed by performing matrix multiplications to get the solution. The reason behind this approach is that the inversion can take place on all diagonal blocks at the beginning of the operation, so that the rest of the routine consists of GEMM calls. This is unlike the exact triangular solve technique, which has to be done in a sequence of solve/multiply steps, meaning that an inherently sequential solve operation of low occupancy always intervenes with the GEMM updates.

The inversion routine starts by calling a batched triangular inversion kernel (TRTRI), which inverts small diagonal blocks of size inb. Considering an $N \times N$ matrix, the inversion kernel uses $\left\lceil\frac{N}{\mathrm{inb}}\right\rceil$ TBs, where inb is typically 16 . Each TB is configured as a 1D array of threads of size inb. However, the inversion routine inverts square diagonal blocks of size tri_nb $\geq$ inb. In order to do that, we use matrix multiplication as follows. Consider a lower triangular matrix $A$ and its inverse $B$, we have
$\left[\begin{array}{ll}A_{00} & 0 \\ A_{10} & A_{11}\end{array}\right] \times\left[\begin{array}{ll}B_{00} & 0 \\ B_{10} & B_{11}\end{array}\right]=\left[\begin{array}{ll}I & 0 \\ 0 & I\end{array}\right]$
The above equation leads to $B_{00}=A_{00}^{-1}, B_{11}=A_{11}^{-1}$, and $B_{10}=-B_{11} A_{10} B_{00}$. Therefore, the inversion routine combines inversion of small blocks and matrix multiplication in order to have a tunable parameter (tri_nb) for the size of the inverted blocks.

 randomly sampled within the $(384 \pm 200)$ interval.


Fig. 8. Performance tuning of batched TRSM, batchCount $=1000$. Experiments are performed on a 1 K40c GPU and 16-core Intel Sandy Bridge CPU. Results are shown for double precision.

After finishing the inversion stage, the solution matrix is obtained by multiplying the inverses (which are stored in a workspace) with the corresponding submatrices of the right hand side matrix. A carefully tuned GEMM [25] is used to perform the multiplication. The value of tri_nb is chosen to let GEMM dominate the computation involved in the TRSM routine. Fig. 8 shows the impact of the parameter tri_nb on performance. The figure represent a typical test case that is invoked by the Cholesky factorization if the
panel size is set to 256 . The best configuration of MAGMA is $10-17 \%$ times faster than a MKL+ OpenMP, and $4-5 \times$ faster than CUBLAS.

### 4.4. Hermitian rank-k update (HERK)

The HERK routine is a key to high performance in Cholesky factorization, as it dominates the trailing matrix updates, which represent the most compute-intensive phase of the computation if the matrix is larger than the crossover point C. MAGMA uses one of two HERK implementations based on the input size. The first one is a MAGMA


Fig. 9. Performance of the fixed size batched Cholesky factorization, batchCount=1000.

Table 1
Summary of the GPUs used in performance tests.

| Architecture/name | CUDA cores | Frequency | GEMM peak (Tflop/s) single/double precision |
| :--- | :--- | :--- | :--- |
| Kepler K40c | 2880 | 0.75 GHz | $3.02 / 1.24$ |
| Maxwell Titan-X | 3072 | 1.08 GHz | $5.50 / 0.20$ |
| Pascal GTX1080 | 2560 | 1.73 GHz | $7.50 / 0.28$ |

kernel that uses the same code-base and tuning parameters of the GEMM kernel proposed in [25]. Such kernel performs a normal GEMM operation except for a preprocessing layer that terminates thread blocks writing to the upper/lower triangular part of the matrix. This means that the kernel inherits all the optimization techniques and tuning efforts that have been done for the GEMM kernel. The kernel itself uses a 2D blocking of the output matrix, so that each block is computed by exactly one TB. A tunable $2 D$ configuration of TBs is used. More details about the design and tuning can be found in [25]. The second implementation uses concurrent CUDA streams to launch multiple instances of the CUBLAS HERK kernel. The motivation behind the second implementation is that it achieves very high performance when the input size becomes relatively large. MAGMA transparently decides which approach to use based on the input size.

## 5. Performance results

### 5.1. System setup

Performance experiments are conducted on a 16 -core Intel Sandy Bridge CPU (Intel Xeon E5-2670, running at 2.6 GHz ), and
three GPUs that are summarized in Table 1, which estimates the peak performance of each GPU by running GEMM on a very large matrix. The Titan-X and the GTX1080 GPUs do not support native double precision arithmetic, which means that it is emulated by software and is not expected to deliver any good performance. Our test environment uses Intel MKL Library 11.3.0 for CPU tests and CUDA Toolkit 8.0 for GPU tests. We compare the MAGMA performance against a CPU implementation that calls MKL within an OpenMP parallel for statement with dynamic loop scheduling. We also compare against a GPU implementation that uses cuSOLVER [26] called within concurrent CUDA streams. The authors are unaware of any competitive batched implementation for GPUs.

### 5.2. Performance of the batched routines

Figs. 9 and 10 show the final performance of the batched Cholesky factorization for fixed and variable size problems, respectively. Note that the MAGMA performance graphs have two behaviors that correspond to the fused and the non-fused approaches, which constitute the design strategy of Fig. 3. We point out that some graphs for the GTX1080 are not complete because it has less memory than the other two GPUs. Both figures

 size shown on the $x$-axis.


Fig. 11. Performance of the native Cholesky factorization.
show that the MAGMA performance in single precision is portable on three different GPU architectures. Considering fixed size problems on the K 40 c GPU, MAGMA is about $2 \times$ faster than the CPU implementation. It also receives a performance boost on the newer architectures, scoring about $5.6 \times$ and $6.2 \times$ speedups on the Titan-X and the GTX1080 GPUs, respectively. In double precision, MAGMA also outperforms the CPU implementation on the K40c GPU, scoring speedups ranging from $1.2 \times$ up to $2.5 \times$. It then trails the CPU performance on the two other GPUs due to the absence of native double precision arithmetic. Comparing MAGMA to cuSOLVER, we observe speedups of at least $4-5 \times$ in single precision and 1.5-2.25× in double precision across the three GPUs.

For the experiments on variable size batched problems, we constructed every test batch by randomly sampling the interval [1:N], where $N$ is varied on the $x$-axes shown in Fig. 10. Similar to the fixed size batched routine, running the MAGMA vbatched routine on Titan-X/GTX1080 is asymptotically $2-4 \times$ faster than MKL in single precision, and is $1.2-2.2 \times$ faster on the K40c GPU. In double precision, MAGMA achieves a similar $1.2-2 \times$ speedup against MKL when running on the K40c GPU. In addition, MAGMA is at least $4-7 \times$ faster than cuSOLVER in single precision, and is at least $2-3 \times$ faster in double precision.

### 5.3. Performance of the native routines

Fig. 11 shows the performance of the MAGMA native Cholesky factorization. Since this test involves one factorization of a large matrix, we switch the CPU implementation to use all cores together to do the factorization, which means that the MKL configuration is switched to multithreaded. We also compare against cuSOLVER,
an optimized library provided by the vendor. It is important to point out that the native MAGMA routines, while sharing the same code base with the batched routines, use different sets of tuning parameters at every computational stage, more importantly on the compute-intensive trailing matrix updates. In single precision, the asymptotic speedups scored by MAGMA against the CPU are $4.7 \times$, $8.9 \times$, and $12.2 \times$ on the K 40 c, Titan-X, and GTX1080 GPUs, respectively. Similar to the batched routines, speedups in double precision are scored on the K40c GPU only, where MAGMA is up to $4.4 \times$ faster than the multithreaded MKL implementation. Although the cuSOLVER performance is very competitive, MAGMA is still faster by speedups ranging from $10 \%$ to $25 \%$ in single precision across all three GPUs, in addition to a $10 \%$ speedup in double precision on the K40c GPU. Both MAGMA and cuSOLVER achieve roughly the same performance in double precision on the Titan-X and the GTX1080 GPUs.

## 6. Conclusion and future work

This paper introduced a high performance Cholesky factorization that is fully GPU-based. The proposed work can operate in a batch mode, factorizing many small matrices of similar or different sizes, or in a native mode, factorizing one large matrix using the GPU only. The paper introduces a common code-base that can be used in both modes, and can deliver high performance against state-of-the-art solutions using multicore CPUs. Future directions include applying the same design concepts to broader functionalities (e.g. LU and QR factorizations), and developing an autotuning framework to guarantee portable performance across many GPU architectures.

## Acknowledgements

This material is based on work supported by NSF under Grants Nos. CSR 1514286 and ACI-1339822, NVIDIA, and in part by the Russian Scientific Foundation, Agreement N14-11-00190.

## References

[1] O. Messer, J. Harris, S. Parete-Koon, M. Chertkow, Multicore and accelerator development for a leadership-class stellar astrophysics code, in: Proceedings of "PARA 2012: State-of-the-Art in Scientific and Parallel Computing.", 2012.
[2] A.A. Auer, G. Baumgartner, D.E. Bernholdt, A. Bibireata, V. Choppella, D. Cociorva, X. Gao, R. Harrison, S. Krishnamoorthy, S. Krishnan, C.-C. Lam, Q. Luc, M. Nooijene, R. Pitzerf, J. Ramanujamg, P. Sadayappanc, A. Sibiryakovc, Automatic code generation for many-body electronic structure methods: the tensor contraction engine, Mol. Phys. 104 (2) (2006) 211-228.
[3] J.L.A. Khodayari, A.R. Zomorrodi, C. Maranas, A kinetic model of Escherichia coli core metabolism satisfying multiple sets of mutant flux data, Metabol. Eng. 25C (2014) 50-62.
[4] S.N. Yeralan, T.A. Davis, W.M. Sid-Lakhdar, S. Ranka, Algorithm 9xx: sparse QR factorization on the GPU, ACM Trans. Math. Softw. (2015) http://faculty.cse. tamu.edu/davis/publications_files/qrgpu_revised.pdf.
[5] S.C. Rennich, D. Stosic, T.A. Davis, Accelerating sparse Cholesky factorization on GPUs, Parallel Comput. 59 (2016) 140-150, http://dx.doi.org/10.1016/j. parco.2016.06.004, Theory and Practice of Irregular Applications.
[6] T. Dong, V. Dobrev, T. Kolev, R. Rieben, S. Tomov, J. Dongarra, A step towards energy efficient computing: redesigning a hydrodynamic application on CPU-GPU, in: IEEE 28th International Parallel Distributed Processing Symposium (IPDPS), 2014.
[7] E.-J. Im, K. Yelick, R. Vuduc, Sparsity: optimization framework for sparse matrix kernels, Int. J. High Perform. Comput. Appl. 18 (1) (2004) 135-158, http://dx.doi.org/10.1177/1094342004041296 http://dx.doi.org/10.1177/ 1094342004041296.
[8] J. Molero, E. Garzón, I. García, E. Quintana-Ortí, A. Plaza, Poster: a batched Cholesky solver for local RX anomaly detection on GPUs, in: PUMPS, 2013.
[9] M. Anderson, D. Sheffield, K. Keutzer, A predictive model for solving small linear algebra problems in GPU registers, in: IEEE 26th International Parallel Distributed Processing Symposium (IPDPS), 2012.
[10] Matrix Algebra on GPU and Multicore Architectures (MAGMA), 2014 Available at http://icl.cs.utk.edu/magma/.
[11] S. Tomov, R. Nath, H. Ltaief, J. Dongarra, Dense linear algebra solvers for multicore with GPU accelerators, in: Proc. of the IEEE IPDPS'10, IEEE Computer Society, Atlanta, GA, 2010, pp. 1-8, http://dx.doi.org/10.1109/ IPDPSW.2010.5470941.
[12] A. Abdelfattah, A. Haidar, S. Tomov, J.J. Dongarra, Performance tuning and optimization techniques of fixed and variable size batched Cholesky factorization on GPUs, in: International Conference on Computational Science 2016, ICCS 2016, 6-8 June 2016, San Diego, California, USA, 2016, pp. 119-130, http://dx.doi.org/10.1016/j.procs.2016.05.303.
[13] E. Agullo, C. Augonnet, J. Dongarra, H. Ltaief, R. Namyst, S. Thibault, S. Tomov, Faster, cheaper, better - a hybridization methodology to develop linear algebra software for GPUs, in: W. mei, W. Hwu (Eds.), GPU Computing Gems, Morgan Kaufmann, 2010.
[14] J. Dongarra, A. Haidar, J. Kurzak, P. Luszczek, S. Tomov, A. YarKhan, Model-driven one-sided factorizations on multicore accelerated systems, Int. J. Supercomput. Front. Innov. 1 (1) (2014).
[15] A. Abdelfattah, A. Haidar, S. Tomov, J. Dongarra, On the development of variable size batched computation for heterogeneous parallel architectures, in: 2016 IEEE International Parallel and Distributed Processing Symposium Workshops, IPDPS Workshops 2016, Chicago, IL, USA, May 23-27, 2016, 2016, pp. 1249-1258, http://dx.doi.org/10.1109/IPDPSW.2016.190.
[16] V. Oreste, M. Fatica, N.A. Gawande, A. Tumeo, Power/performance trade-offs of small batched LU based solvers on GPUs, in: 19th International Conference on Parallel Processing, Euro-Par 2013, Vol. 8097 of Lecture Notes in Computer Science, Aachen, Germany, 2013, pp. 813-825.
[17] V. Oreste, N.A. Gawande, A. Tumeo, Accelerating subsurface transport simulation on heterogeneous clusters, in: IEEE International Conference on Cluster Computing (CLUSTER 2013), Indianapolis, Indiana, 2013.
[18] I. Wainwright, Optimized LU-Decomposition With Full Pivot for Small Batched Matrices, gTC'13 - ID S3069 April, 2013 http://on-demand. gputechconf.com/gtc/2013/presentations/S3069-LU-Decomposition-Small-Batched-Matrices.pdf.
[19] T. Dong, A. Haidar, S. Tomov, J. Dongarra, A fast batched Cholesky factorization on a GPU, in: Proc. of 2014 International Conference on Parallel Processing (ICPP-2014), 2014.
[20] J. Kurzak, H. Anzt, M. Gates, J. Dongarra, Implementation and tuning of batched Cholesky factorization and solve for NVIDIA GPUs, IEEE Trans. Parallel Distrib. Syst. 99 (2015), http://dx.doi.org/10.1109/TPDS.2015.2481890.
[21] A. Haidar, T. Dong, S. Tomov, P. Luszczek, J. Dongarra, A framework for batched and GPU-resident factorization algorithms applied to block householder transformations, in: J.M. Kunkel, T. Ludwig (Eds.), High Performance Computing, Vol. 9137 of Lecture Notes in Computer Science, Springer International Publishing, 2015, pp. 31-47, http://dx.doi.org/10.1007/ 978-3-319-20119-1.3.
[22] A. Haidar, T. Dong, P. Luszczek, S. Tomov, J. Dongarra, Batched matrix computations on hardware accelerators based on GPUs, IJHPCA 29 (2) (2015) 193-208, http://dx.doi.org/10.1177/1094342014567546.
[23] A. Haidar, P. Luszczek, S. Tomov, J. Dongarra, Towards batched linear solvers on accelerated hardware platforms, in: Proceedings of the 20th ACM SIGPLAN Symposium on Principles and Practice of Parallel Programming, PPoPP 2015, ACM, San Francisco, CA, 2015.
[24] I. Masliah, A. Abdelfattah, A. Haidar, S. Tomov, M. Baboulin, J. Falcou, J.J. Dongarra, High-performance matrix-matrix multiplications of very small matrices, in: Proceedings Euro-Par 2016: Parallel Processing - 22nd International Conference on Parallel and Distributed Computing, Grenoble, France, August 24-26, 2016, 2016, pp. 659-671, http://dx.doi.org/10.1007/ 978-3-319-43659-3_48.
[25] A. Abdelfattah, A. Haidar, S. Tomov, J. Dongarra, Performance, design, and autotuning of batched GEMM for GPUs, in: Proceedings of the 31st International Conference High Performance Computing, ISC High Performance 2016, Frankfurt, Germany, June 19-23, 2016, 2016, pp. 21-38, http://dx.doi.org/10.1007/978-3-319-41321-1_2.
[26] NVIDIA cuSOLVE.R, A Collection of Dense and Sparse Direct Solvers, 2016, Available at https://developer.nvidia.com/cusolver.


Ahmad Abdelfattah is a postdoctoral research associate at the Innovative Computing Laboratory, University of Tennessee, Knoxville. He received his PhD in computer science from King Abdullah University of Science and Technology (KAUST) in 2015, where he was a member of the Extreme Computing Research Center (ECRC). Ahmad is interested in high performance numerical linear algebra on GPUs and emerging architectures, including both dense and sparse problems. He has been acknowledged by NVIDIA for his contribution to its BLAS library (CUBLAS).


Azzam Haidar received a Ph.D. in 2008 from CERFACS, France. He is a research scientist at the Innovative Computing Laboratory at the University of Tennessee, Knoxville. His research interests focus on the development and implementation of parallel linear algebra routines for scalable distributed multi-core and heterogeneous architectures, for large-scale dense and sparse problems, as well as novel algorithms for singular value (SVD) and eigenvalue problems. He also focused on approaches that combine direct and iterative algorithms to solve large linear systems on massively parallel platforms.


Stanimire Tomov received a M.S. degree in Computer Science from Sofia University, Bulgaria, and Ph.D. in Mathematics from Texas A\&M University. He is a Research Director in ICL and Adjunct Assistant Professor in the EECS at UTK. Tomov's research interests are in parallel algorithms, numerical analysis, and high performance scientific computing (HPC). Currently, his work is concentrated on the development of numerical linear algebra software for emerging architectures for HPC.


Jack Dongarra holds appointments at the University of Tennessee, Oak Ridge National Laboratory, and the University of Manchester. He specializes in numerical algorithms in linear algebra, parallel computing, use of advanced computer architectures, programming methodology, and tools for parallel computers. He was awarded the IEEE Sid Fernbach Award in 2004, received the first IEEE Medal of Excellence in Scalable Computing in 2008, the first SIAM Special Interest Group on Supercomputing's award for Career Achievement in 2010, and the IEEE IPDPS 2011 Charles Babbage Award. He is a fellow of the AAAS, ACM, IEEE, and SIAM and a member of the National Academy of Engineering.


[^0]:    ${ }^{1}$ We use the words batch and batched interchangeably.

[^1]:    * Corresponding author.

    E-mail addresses: ahmad@icl.utk.edu (A. Abdelfattah), haidar@icl.utk.edu (A. Haidar), tomov@icl.utk.edu (S. Tomov), dongarra@icl.utk.edu (J. Dongarra).

